

# Simulation and Analysis of Reduced Switch Multilevel Inverters for High Power Applications

Rakesh B Halligudi<sup>1</sup>, Uma Kulkarni<sup>2</sup> and Shivanand Killedar<sup>3</sup> <sup>1,2,3</sup>Department of Electrical and Electronics, KLE DR M S Sheshgiri College of Engineering and Technology, Belagavi, India

#### ABSTRACT

This paper presents the Envelop Type (E-Type) reduced switch modified multilevel inverter. Each module of this inverter produces thirteen levels of output voltage using four voltage sources and ten switches. The main advantage of this topology is its ability to produce the negative voltage levels without the H-bridge inverter. The topology is compared with other recently developed reduced switch modified multilevel inverter (MLI) with number of switches and number of DC sources required and there is a substantial reduction in the total number of devices. This in turn reduces the area and the power dissipation. Reduced power dissipation means reduced the heat loss and efficient heat sinking is possible. This topology is designed in MATLAB and simulated using Simulink. Selective Harmonic Elimination (SHE) methodology is applied to get less distorted and stable output voltage. Total Harmonic Distortion (THD) is reduced to 3.46 % as compared to 7.7% attainted using reduced carrier PWM methodology. The same topology with RL load showed a THD of just 0.84% for the current waveform reproducing exact sinusoidal waveform. This can be appreciated in large load systems. Another observation made shows that the voltage stress across each of the switches is reduced which in turn reduces the switching losses. This allows the user to use low rating devices comparatively.

**KEY WORDS:** MODULAR MULTILEVEL INVERTERS, MULTI LEVEL INVERTERS (MLI), REDUCED SWITCH CONVERTERS, SELECTIVE HARMONIC ELIMINATION, TOTAL HARMONIC DISTORTION (THD).

### **INTRODUCTION**

The ever growing demand for electrical energy has led to the exploration of available renewable energy resources. Solar and wind energy are the most commonly used renewable energy resources in India. They are extremely unpredictable, despite the fact that they are plentiful in nature. Instead of their high dependence on different environmental factors, solar and wind power in particular are two most popular renewable sources. Their adaptation

#### ARTICLE INFORMATION

\*Corresponding Author: rakeshpemli@gmail.com Received 9th Oct 2020 Accepted after revision 30th Dec 2020 Print ISSN: 0974-6455 Online ISSN: 2321-4007 CODEN: BBRCBA

Thomson Reuters ISI Web of Science Clarivate Analytics USA and Crossref Indexed Journal

Clarivate Analytics



NAAS Journal Score 2020 (4.31) A Society of Science and Nature Publication, Bhopal India 2020. All rights reserved. Online Contents Available at: http://www.bbrc.in/ Doi: http://dx.doi.org/10.21786/bbrc/13.13/18 to the existing system is a huge task, hence creating research interest among power electronics and the power system community (Ellaban et al., 2014; Akram et al., 2017; Kumar et al, 2017). The inverter which forms main part of renewable energy sources transforms the solar DC power into custom AC power. In domestic and smallscale industries, traditional two/three-level inverters are used (Mathew et al., 2012). However these conventional inverters produce highly distorted output voltage, thus requiring bulky grid integration filters.

The switching losses are high since these inverters use high frequency PWM switching technique in order to eliminate the lower order harmonics. The existing renewable energy system make use of the conventional MLI (Diode clamped MLI, Flying capacitor MLI, Cascaded H-Bridge MLI). Cascaded H-Bridge MLI (CHB MLI) is popular for solar applications because of its modular design and low voltage stress across the switches. The main benefit of CHB MLI is that they produce less distorted output



voltage. It can be operated at the required frequency starting from fundamental frequency. The key downside of CHB MLI is that the number of switches drastically increases with increase in the number of levels that is 2 (n-1) switches are required for a N level inverter.

Reduced switch converters are proposed to address the drawbacks of CHB MLI. Researchers are now focusing on reducing the number of devices. The reduction in the total number of switches, diodes, capacitors, and voltages sources has increased the reliability of inverters .This also minimizes overall cost and losses leading to a stable and economical design (Bana et al.,2019). Several new reduced switches MLI topologies have been recently developed with several improvements and the research is still on.

**A. E-Type Reduced Switch Converter:** The reduced switch converters are available in more than one configuration and are classified as

- 1. Reduced switch symmetric type MLI (RSS MLI)
- 2. Reduced switch asymmetric type MLI (RSA MLI)
- 3. Reduced switch modified MLI (RSMMLI)

Several types are also developed in the above three configurations and are being tested for required metrics. RSMLI topologies are shown in (Figure 1).The number of switches required for the various MLI configurations is compared and the graph of the same is shown in (Figure 2). It can be observed that the number of switches required for the envelope type is very less compared to the other topologies indicated in the (Figure 2).



Figure 2: Comparison of number of switches required for various MLI



**B.** Configuration of Envelope Type MLI: The Envelope Type (E-Type) reduced multilevel inverter has been first proposed in a paper published in 2016(Samadaei et al., 2016). Each module of E-Type produces 13 levels of output voltage ie (0 to  $\pm$ 6Vdc) with 10 switches and 4 uneven DC voltage sources with two of them being Vdc and the other two twice Vdc. The main advantage of this module is its ability to generate negative voltage level without the H-Bridge circuit which is not the case with other RS MLI. Thirteen voltage levels are obtained by connecting the voltage sources (Vdc, twice Vdc) in series by means of the switches.

Fig 3arepresents a single module of E-Type Reduced Switch MLI and figure 3b shows cascaded configuration. The switch S7 which is bidirectional is essential to avoid the short circuit of the DC sources on either side of the module. The Switch S8 is required to generate  $\pm$ 5V voltage level. (Table 1) shows the switch status for the different voltage levels. The paths to obtain different voltage levels are selected in such a manner that positive of the DC Voltage are never connected to positive of the diode. Thus short circuiting of the DC sources can be avoided.

| Table 1. Switching Table |            |            |            |    |    |    |    |    |
|--------------------------|------------|------------|------------|----|----|----|----|----|
| X*(Vdc)                  | <b>S</b> 1 | <b>S</b> 2 | <b>S</b> 3 | S4 | S5 | S6 | S7 | S8 |
| 1                        | 1          | 0          | 0          | 0  | 0  | 1  | 1  | 0  |
| 2                        | 1          | 0          | 0          | 0  | 0  | 0  | 1  | 1  |
| 3                        | 1          | 0          | 0          | 0  | 1  | 0  | 1  | 0  |
| 4                        | 1          | 0          | 0          | 1  | 0  | 1  | 0  | 0  |
| 5                        | 1          | 0          | 0          | 1  | 0  | 0  | 0  | 1  |
| 6                        | 1          | 0          | 0          | 1  | 1  | 0  | 0  | 0  |
| 0                        | 1          | 0          | 1          | 0  | 1  | 0  | 0  | 0  |
| -1                       | 0          | 1          | 0          | 0  | 1  | 0  | 1  | 0  |
| -2                       | 0          | 1          | 0          | 0  | 0  | 0  | 1  | 1  |
| -3                       | 0          | 1          | 0          | 0  | 0  | 1  | 1  | 0  |
| -4                       | 0          | 1          | 1          | 0  | 1  | 0  | 0  | 0  |
| -5                       | 0          | 1          | 1          | 0  | 0  | 0  | 0  | 1  |
| -6                       | 0          | 1          | 1          | 0  | 0  | 1  | 0  | 0  |
| Number<br>of turning     | 1          | 1          | 3          | 1  | 7  | 7  | 4  | 8  |
| on /cycle                |            |            |            |    |    |    |    |    |

**C. Extension of E Type MLI:** The required number modules can be connected in series to produce additional number of voltage levels which is given by the 12n+1. Two E-Modules are connected in series is shown (Figure 3b) which can generate 25 voltage levels.(0 to  $\pm 12$ Vdc). Table 2 presents the voltages of each module in terms of Vdc to obtain 25 different levels of output voltage. Each voltage level will have several paths like voltage level 1, 1Vdc has twelve different paths while 2Vdc will have only eleven paths and so on so forth is also indicated in Table 2) (Bana et al.,2019).The alternative paths for the same voltage levels increases the eliability of the MLI. This is because these alternate paths can be chosen in

Figure 3 a: Single module of E-TYPE MLI b. Cascade module to produce 25 Levels (b)

case of failure of a switch or its river circuit and also to

**D. Voltage Control Schemes:** There are two types of voltage control schemes available for the RSMLI. One of these is the high frequency Pulse Width Modulation (PWM) and the other is fundamental/low frequency switching. In PWM switching the following schemes are available like Level Shifted PWM (LSPWM), Phase Shifted PWM (PSPWM) and Space Vector PWM (Lee, 2018). In PWM scheme the switches are operated at a very high frequency and the output voltage is by controlled controlling the amplitude of the pulse. These LSPWM and PSPWM techniques cannot be applied directly to E type MLI because of variation in conduction levels. Hence reduced carrier PWM scheme with unified logical expressions is proposed for E type .This technique is applied to E-Type giving a THD of 7.7% (Vemuganti et al., 2018).

The main drawback of this technique is the high switching losses and high frequency switching harmonics present in the output voltage. Fundamental or low-frequency switching can provide better performance as compared to high-frequency PWM switching techniques (Sandeep and Yaragatti, 2017). The key forms of Fundamental Switching Schemes are Selective Harmonic Elimination (SHE) and Nearest Level Control (NLC). Of which SHE PWM-based techniques will potentially provide the highest quality performance (Nalcaci and Ermis, 2018).

| Table 2. Alternative paths to generate Voltage Levels of cascaded E-Type MLI |     |     |     |    |    |    |     |    |    |    |    |    |    |
|------------------------------------------------------------------------------|-----|-----|-----|----|----|----|-----|----|----|----|----|----|----|
| $U1 \rightarrow$                                                             | -6  | -5  | -4  | -3 | -2 | -1 | 0   | 1  | 2  | 3  | А  | 5  | 6  |
| U2 ↓                                                                         |     |     | - T |    |    | 1  |     | 1  |    |    | -  |    |    |
| -6                                                                           | -12 | -11 | -10 | -9 | -8 | -7 | -6  | -5 | -4 | -3 | -2 | -1 | 0  |
| -5                                                                           | -11 | -10 | -9  | -8 | -7 | -6 | -5  | -4 | -3 | -2 | -1 | 0  | 1  |
| -4                                                                           | -10 | -9  | -8  | -7 | -6 | -5 | -4  | -3 | -2 | -1 | 0  | 1  | 2  |
| -3                                                                           | -9  | -8  | -7  | -6 | -5 | -4 | -3  | -2 | -1 | 0  | 1  | 2  | 3  |
| -2                                                                           | -8  | -7  | -6  | -5 | -4 | -3 | -2  | -1 | 0  | 1  | 2  | 3  | 4  |
| -1                                                                           | -7  | -6  | -5  | -4 | -3 | -2 | - 1 | 0  | 1  | 2  | 3  | 4  | 5  |
| 0                                                                            | -6  | -5  | -4  | -3 | -2 | -1 | 0   | 1  | 2  | 3  | 4  | 5  | 6  |
| 1                                                                            | -5  | -4  | -3  | -2 | -1 | 0  | 1   | 2  | 3  | 4  | 5  | 6  | 7  |
| 2                                                                            | -4  | -3  | -2  | -1 | 0  | 1  | 2   | 3  | 4  | 5  | 6  | 7  | 8  |
| 3                                                                            | -3  | -2  | -1  | 0  | 1  | 2  | 3   | 4  | 5  | 6  | 7  | 8  | 9  |
| 4                                                                            | -2  | -1  | 0   | 1  | 2  | 3  | 4   | 5  | 6  | 7  | 8  | 9  | 10 |
| 5                                                                            | -1  | 0   | 1   | 2  | 3  | 4  | 5   | 6  | 7  | 8  | 9  | 10 | 11 |
| 6                                                                            | 0   | 1   | 2   | 3  | 4  | 5  | 6   | 7  | 8  | 9  | 10 | 11 | 12 |

In case of SHE the step angle for the waveform have to be accurately calculated to reduce unique low-order harmonics. For this Fourier equations of the waveform must be solved which is a computational difficulty and if implemented requires complex hardware. To reduce this computational burden, optimization techniques like Colonial Competitive Algorithm (CCA), Genetic Algorithm (GA), Bee Algorithm (BA), Cuckoo Search Algorithm (CSA), Particle Swarm Optimization (PSO),

Bat Optimization Algorithm (BOA) have been used to solve SHE equations.(Memon et al., 2017).

E. Design snd Simulation of E-Type MLI: The inverter module is designed and simulated in MATLAB SIMULINK to validate the performance of E type MLI. This paper uses the Selective Harmonic Elimination Modulation (SHE-PWM) technique to construct a pulse pattern for the inverter. Different step angles  $\alpha 1$  to  $\alpha 6$  are

equalize the stress.

#### Halligudi et al.,

determined using the equations1 and its extensions (2 to 10). The angles obtained are shown in (Table 3). The output waveform obtained is shown in figure 4 is required to minimize THD and hence the simulations are validated.

Figure 4: Generated output voltage to find  $\alpha$ i to eliminate the desired harmonics



#### $f_{n}(t) = \frac{a_{n}}{2} + \sum_{n=1}^{n} a_{n} \left( \cos\left(\frac{2\pi nT}{T}\right) + b_{n} \sin\left(\frac{2\pi nT}{T}\right) \right).$ (1)

| $b_n = \frac{1}{n\pi} \sum_{i=1}^{n} (\cos(n\alpha_i)).$ (2)                                                                                                                                                                                                                   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $b_1 = \frac{4\nu}{1\pi} [\cos(\alpha_1) + \cos(\alpha_2) + \cos(\alpha_3) + \cos(\alpha_4) + \cos(\alpha_5) + \cos(\alpha_6)](3)$                                                                                                                                             |
| $b_3 = \frac{4\nu}{3\pi} [\cos(3\alpha_4) + \cos(3\alpha_2) + \cos(3\alpha_3) + \cos(3\alpha_4) + \cos(3\alpha_5) + \cos(3\alpha_6)] = 0(4)$                                                                                                                                   |
| $b_3 = \frac{4\nu}{s\pi} [\cos(5\alpha_1) + \cos(5\alpha_2) + \cos(5\alpha_3) + \cos(5\alpha_4) + \cos(5\alpha_5) + \cos(5\alpha_6)] = 0(5)$                                                                                                                                   |
| $b_7 = \frac{4\nu}{7\pi} [\cos(7\alpha_4) + \cos(7\alpha_2) + \cos(7\alpha_3) + \cos(7\alpha_4) + \cos(7\alpha_4) + \cos(7\alpha_6) + \cos(7\alpha_6)] = 0(6)$                                                                                                                 |
| $b_{\texttt{ii}} = \frac{4\nu}{\texttt{ii}\pi} [Cos(\texttt{i1}\alpha_\texttt{i}) + Cos(\texttt{i1}\alpha_\texttt{2}) + Cos(\texttt{i1}\alpha_\texttt{3}) + Cos(\texttt{i1}\alpha_\texttt{4}) + Cos(\texttt{i1}\alpha_\texttt{5}) + Cos(\texttt{i1}\alpha_\texttt{6})] = 0(7)$ |
| $b_{13} = \frac{4\nu}{13\pi} \left[ \cos(13\alpha_1) + \cos(13\alpha_2) + \cos(13\alpha_3) + \cos(13\alpha_4) + \cos(13\alpha_5) + \cos(13\alpha_6) \right] = 0.\dots(8)$                                                                                                      |
| $b_{17} = \frac{4\nu}{17\pi} \left[ \cos(17\alpha_1) + \cos(17\alpha_2) + \cos(17\alpha_3) + \cos(17\alpha_4) + \cos(17\alpha_5) + \cos(17\alpha_6) \right] = 0(9)$                                                                                                            |
| $b_{19} = \frac{4\nu}{19\pi} [\text{Cos}(19\alpha_1) + \text{Cos}(19\alpha_2) + \text{Cos}(19\alpha_2) + \text{Cos}(19\alpha_4) + \text{Cos}(19\alpha_5) + \text{Cos}(19\alpha_6)] = 0(10)$                                                                                    |

| Table 3. Stepping angles in degrees for modulation index |    |    |    |    |    |  |  |
|----------------------------------------------------------|----|----|----|----|----|--|--|
| ma=0.98                                                  | 3  |    |    |    |    |  |  |
| α1                                                       | α2 | α3 | α4 | α5 | α6 |  |  |
|                                                          |    |    |    |    |    |  |  |

|                                         | α1    | α2     | α3     | α4     | α5     | α6     |
|-----------------------------------------|-------|--------|--------|--------|--------|--------|
| 5.097 16.065 22.027 33.499 50.057 63.05 | 5.097 | 16.065 | 22.027 | 33.499 | 50.057 | 63.057 |

**F. Comparison of the Obtained Results with Other MLI:** The results of the E-Type topology are compared with CHB and topologies of RSM MLI and are shown in (Table 4). It is seen that E-Type MLI requires 10 switches for 13 levels of voltage but CHB MLI requires 24 switches which is more than double. E-Type MLI requires 4 DC sources to generate 13 levels of voltage. CHB MLI requires 12 DC sources. Hence we can conclude that E type is efficient in terms of area and also the THD level.

G. Matlab Model and Simulation Results: The Mat Lab Simulink model of E-Type MLI is shown in figure 5. The input pulses for the model are divided into two sets of four pulses (S1 to S4) and (S5 to S8) each for better visibility and are shown in the (Figure 6) and (Figure 7). The simulation was done using voltage step of 50 V each and frequency of 50Hz. The simulation is performed using R and RL type of loads. (Figure 8) is the simulation result of R type load with R=150  $\Omega$ . (Figure 9) is the output voltage waveform obtained for RL load with R=150  $\Omega$  and L=240mH. (Figures 9) and (Figure 11) shows the FFT analysis for the both R and RL loads. THD for voltage of 3.46% and for current in the inductive load is 0.084%. Both of the values are (<8%) well within the standard limits mentioned for single phase system. The same MLI can be used in a three phase system where in the multiples of 3<sup>rd</sup> harmonic can be naturally eliminated and hence the total THD will be reduced further.

| Table 4. Comparison E type with CHB and other RSM MLI. |         |         |          |            |         |            |
|--------------------------------------------------------|---------|---------|----------|------------|---------|------------|
| Parameter                                              | СНВ     | 1a      | 1b       | 1c         | 1d      | E Type MLI |
| Ndc                                                    | (N-1)/2 | (N-1)/2 | (N-1)/2  | 3(N-1)/8   | 1       | (N-1)/3    |
| TSV                                                    | 2(N-1)  | 2(N-1)  | 5(N-1)/2 | 13(N-1)/16 | (N+9)/4 | 5(N-1)/3   |











#### Table 5. Comparative Results

| Voltage<br>control<br>Scheme                                            | THD of phase<br>voltage for<br>R load. | THD of phase<br>Current waveform<br>for R-L load |
|-------------------------------------------------------------------------|----------------------------------------|--------------------------------------------------|
| Reduced<br>carrier PWM<br>scheme with<br>unified logical<br>expressions | 7.7%                                   | -                                                |
| SHE-PWM                                                                 | 3.46%                                  | 0.84%                                            |

## CONCLUSION

E-Type RSMLI is successfully designed and simulated in MATLAB for R and R-L load. The topology is simulated using Selective Harmonic Elimination method, for the





suppression of lower order harmonics. The THD of voltage for R load is 3.46% and THD of current for R-L load is 0.084 % and is well within the specified standards. The THD with RSC MLI topology is 2.8% for an AC load obtained from previous papers. This can be compared to RL results in this paper which is just 0.084% showing substantial improvement. Papers have been published with SHE-PWM topology and THD results reported is 3.46% which is again larger than the results obtained in this paper. Therefore it can be observed that the E type RSMLI as modeled here shows much better performance. The other advantage of this topology is its ability to generate negative voltages without H-Bridge. Compared to other RSM MLI this topology has low device count and low voltage stress. This makes topology best suited for high power application. It can be easily modularized to generate more number of voltage levels.

#### REFERENCES

E. Samadaei, S. A. Gholamian, A. Sheikholeslami and J. Adabi (2016) An Envelope Type (E-Type) Module: Asymmetric Multilevel Inverters With Reduced Components, IEEE Transactions on Industrial Electronics, 7148-7156, doi: 10.1109/TIE.2016.2520913.

Ellabban, Omar & Abu-Rub, Haitham&Blaabjerg, F (2014) Renewable energy resources: Current status, future prospects and their enabling technology. Renewable and Sustainable Energy. 748-764. 10.1016/j. rser.2014.07.113.

G. Nalcaci and M. Ermis,(2018) Selective harmonic elimination for three-phase voltage source inverters using whale optimizer algorithm, 5th International Conference

#### Halligudi et al.,

on Electrical and Electronic Engineering(ICEEE), Istanbul doi: 10.1109/ICEEE2.2018.8391290.

Gupta, Krishna & Jain, Shailendra (2012) Comprehensive review of a recently proposed multilevel inverter. Power Electronics, IET. 7. 467-479. 10.1049/iet-pel 2012.0438.

H. P. Vemuganti, D. Sreenivasarao, G. Siva Kumar and A. SaiSpandana, (2018) Reduced carrier PWM scheme with unified logical expressions for reduced switch count multilevel inverters, in IET Power Electronics. doi: 10.1049/iet-pel.2017.0586.

K. Kumar, N. Ramesh Babu and K. R. Prabhu (2017) Design and Analysis of RBFN-Based Single MPPT Controller for Hybrid Solar and Wind Energy System. IEEE Access,doi: 10.1109/ACCESS.2017.2733555.

K. Mathew, J. Mathew, N. A. Azeez, A. Dey, L. Umanand and K. Gopakumar.(2012) Multilevel dodecagonal space-vector generation for induction motor drives by cascading three-level and two-level inverters, in IET Power Electronics (2012), doi: 10.1049/ietpel.2012.0095.

Memon, Mudasir&Mekhilef, Saad&Mubin, Marizan&Aamir, Muhammad, (2017) Selective harmonic elimination in inverters using bio-inspired intelligent algorithms for renewable energy conversion applications: A review. Renewable and Sustainable Energy Reviews. 82. 2235-2253. 10.1016/j.rser.2017.08.068.

N. Sandeep and U. R. Yaragatti., (2017) A Switched-Capacitor-Based Multilevel Inverter Topology With Reduced Components, in IEEE Transactions on Power Electronics. doi: 10.1109/TPEL.2017.2779822.

P. R. Bana, K. P. Panda, R. T. Naayagi, P. Siano and G. Panda,(2019) Recently Developed Reduced Switch Multilevel Inverter for RenewableEnergy Integration and Drives Application: Topologies, Comprehensive Analysis and Comparative Evaluation, in IEEE Access, doi: 10.1109/ACCESS.2019.2913447

R. R. Karasani, V. B. Borghate, P. M. Meshram, H. M. Suryawanshi and S. Sabyasachi (2016) A Three-Phase Hybrid Cascaded Modular Multilevel Inverter forRenewable Energy Environment, in IEEE Transactions on Power Electronics, doi: 10.1109/ TPEL.2016.2542519.

S. S. Lee, (2018) A Single-Phase Single-Source 7-Level Inverter With Triple Voltage Boosting Gain, in IEEE Access, doi: 10.1109/ACCESS.2018.2842182.

U. Akram, M. Khalid and S. Shafiq, (2017) An Innovative Hybrid Wind-Solar and Battery-SupercapacitorMicrogrid System—Development and Optimization, in IEEE Access, doi: 10.1109/ACCESS.2017.2767618.